

# DAC8803/14 EVM

This user's guide describes the characteristics, operation, and use of the DAC8803/14 EVM – a multi-device, 14- to 16-bit, SSI, analog-to-digital converter evaluation module. A complete circuit description as well as schematic diagram and bill of materials are included.

#### Contents

| 1 | EVM Overview                                 | 1 |
|---|----------------------------------------------|---|
| 2 | Analog Interface                             | 2 |
| 3 | Digital Interface                            | 3 |
| 4 | Power Supplies                               | 3 |
| 5 | EVM Operation                                |   |
| 6 | EVM BOM, Layout and Schematic                | 5 |
| 7 | Related Documentation from Texas Instruments | 6 |
|   | List of Tables                               |   |
| 1 | Pinout of J3                                 | 3 |
| 2 | Bill of Materials                            | 5 |

### 1 EVM Overview

#### 1.1 Features

- Evaluation board for the 14-/16-bit current output, multiplying guad DAC8803 or DAC8814
- On-board ±10-V reference and buffer circuits
- High-speed serial interface
- Modular design for use with a variety of DSP and microcontroller interface boards

#### 1.2 Introduction

The DAC8803/14 is a quad, 16-bit, serial input, current output DAC operating from a single 5-V power supply. This converter provides excellent linearity ( $\pm 1$  LSB INL), low glitch, low noise, and fast settling (0.3  $\mu$ s typ. to  $\pm 0.1\%$  of full-scale output) over the specified temperature range of  $-40^{\circ}$ C to 85°C. Four external buffer and DPDT switches are provided on the EVM to allow unipolar and bipolar output operation.

The modular EVM form factor allows for direct evaluation of the DAC performance and operating characteristics. This EVM is compatible with the 5-6K Interface (<u>SLAU104</u>) and HPA-MCU Interface (<u>SLAU106</u>) Boards from Texas Instruments and additional 3rd party boards such as the HPA449 demonstration board from SoftBaugh, Inc. (<u>www.softbaugh.com</u>) and the Speedy33<sup>™</sup> from Hyperception, Inc. (<u>www.hyperception.com</u>).



# 2 Analog Interface

For maximum flexibility, the DAC8803/14 EVM is designed for easy interfacing to multiple analog sources. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient ten pin dual row header/socket combination at J1. This header/socket provides access to the analog output pins of the DAC through the on-board buffer amplifiers. Consult Samtec at <a href="https://www.samtec.com">www.samtec.com</a> or call 1-800-SAMTEC-9 for a variety of mating connector options.

| Pin Number       | Signal    | Description                                                                              |  |
|------------------|-----------|------------------------------------------------------------------------------------------|--|
| J1.2             | Vout DACd | Controlled by W2: DACd output rooms depends on the position of SW4 and W9                |  |
| J1.4             | Vout DACd | Controlled by W2; DACd output – range depends on the position of SW4 and W8              |  |
| J1.6             | Vout DACa | Controlled by WA, DACo system and an analysis of the most of the profile of CN/2 and W/7 |  |
| J1.8             | Vout DACa | Controlled by W4; DACa output – range depends on the position of SW3 and W7              |  |
| J1.10            | Vout DACb | Controlled by W1; DACb output – range depends on the position of SW2 and W6              |  |
| J1.12            | Vout DACb |                                                                                          |  |
| J1.14            | Vout DACc | Controlled by W3; DACc output – range depends on the position of SW1 and W5              |  |
| J1.16            | Vout DACc |                                                                                          |  |
| J1.18            | REF(-)    | Unused                                                                                   |  |
| J1.20            | Ext. Ref. | External reference voltage input; selected with shunt on W10, pins 2-3                   |  |
| J1.15            | Unused    |                                                                                          |  |
| J1.1-J1.19 (odd) | AGND      | Analog ground connections (except J1.15)                                                 |  |

### 2.1 EVM Output Voltage

Switches SW1 through SW4 provide a means to allow unipolar or bipolar output operation of the DAC8803/14 EVM. When the slide switch is to the right, the output voltage on J1.x is  $\pm$ VREF. With the 10-V on-board reference, this means the output voltage is -10 VDC to +10 VDC. When the switch is to the left, the output from the buffer is 0 V to +10 VDC or 0 V to -10 VDC depending on the position of the associated reference jumper. In the factory default condition, a -10-V reference, derived from the combination of U1 and U5, is applied to all four DACs via jumpers W5 through W8 and the output voltage is 0 V to -10 V. A +10-V reference voltage, derived through U1 and U6 (W5 through W8 with shunt to the left) produces a negative output voltage.

For a wider dynamic output range, the EVM can be configured to use an external reference in one of two ways. The user can remove the shunts at W5 through W8 and apply a reference source to the center pin associated with a specific DAC reference input. In this case, an external reference of up to  $\pm 10$  V may be applied to the associated jumper.

An alternate method is to apply an external reference to J1 pin 20. This allows the on-board buffer (U6) to drive all four DAC reference inputs simultaneously when the shunt on W10 covers pins 2-3. J1 pin 20 can accept bipolar inputs. Keep in mind that the external reference must be supplied by a clean source for best performance.



# 3 Digital Interface

The DAC8803/14 EVM is designed for easy interfacing to multiple control platforms. Samtec part numbers SSW-110-22-F-D-VS-K and TSM-110-01-T-DV-P provide a convenient ten-pin dual row header/socket combination at J2. This header/socket provides access to the digital control and serial data pins of the DAC8803/14 EVM. Consult Samtec at <a href="https://www.samtec.com">www.samtec.com</a> or 1-800-SAMTEC-9 for a variety of mating connector options.

| Pin Number | Signal | Description                                                                                                                                                                                                                                     |
|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J2.1       | MSB    | MSB Bit set during a reset pulse (RS) or at system power on if tied to ground or VDD – GPIO input.                                                                                                                                              |
| J2.3       | SCLK   | Serial clock input                                                                                                                                                                                                                              |
| J2.5       | Unused |                                                                                                                                                                                                                                                 |
| J2.7       | CS     | Chip select to the DAC. Tied to the frame sync for DSP host systems and STE for SPI host systems.                                                                                                                                               |
| J2.9       | Unused |                                                                                                                                                                                                                                                 |
| J2.11 - B  | SDI    | Serial data input to the primary DAC. J2-B is located on the bottom side of the PWB.                                                                                                                                                            |
| J2.11 - T  | SDO    | Serial data output to the secondary DAC. J2-T is located on the bottom side of the PWB and facilitates daisy chain operation.                                                                                                                   |
| J2.13      | Unused |                                                                                                                                                                                                                                                 |
| J2.15      | Unused |                                                                                                                                                                                                                                                 |
| J2.17      | LDAC   | Load DAC – Active low signal, enables DAC output updates – jumper configurable (see schematic). When LDAC is low, the DAC latch is simultaneously updated with the content of the input register. Can be controlled by GPIO or tied low via W2. |
| J2.19      | RS     | Reset pin, active low. Input register and DAC registers are set to all zeros or half-scale code (8000h) determined by the voltage on the MSB pin. Register data = 8000h when MSB = 1.                                                           |

## 4 Power Supplies

The DAC8803/14 EVM board requires  $\pm 12$  V and  $\pm 5$  VDC for the analog section. The  $\pm 12$ -V supplies power the reference (U1), it's buffer op-amp (U6), and the inverting reference buffer (U5). The output buffers (U2 and U3) also use the dual  $\pm 12$ -V supplies. The  $\pm 5$ VA or  $\pm 5$ VD input supplies the main DAC device (U4). Power to the main DAC device is selected by the shunt jumper at W9. By default, the  $\pm 5$ VD supply is is used to power the device (shunt covers pins 1-2);  $\pm 5$ VA can be used when the shunt is installed on pins 2-3. Supply current to the DAC can be monitored by placing a current meter across the appropriate pins of W9.

Table 1 shows the pinout of J3.

Table 1. Pinout of J3

| Signal       | Pin Number |    | Signal       |
|--------------|------------|----|--------------|
| +12V to +15V | 1          | 2  | −12V to −15V |
| +5VA         | 3          | 4  | –5VA         |
| DGND         | 5          | 6  | AGND         |
| Unused       | 7          | 8  | Unused       |
| Unused       | 9          | 10 | +5VD         |

## 4.1 Stand-Alone Operation

When used as a stand-alone EVM, the analog power can be applied to J3 pins 1, 2, and 10, referenced to J3 pin 6. Optimal performance of the EVM requires a clean, well-regulated power source.

Control signals may be applied to J2 as described in section 3 and the device data sheet. J2-B pin 11, located on the bottom side of the PWB, applies the input serial data to the DAC. SDO from the main device is located on J2-T (top side connector) pin 11, allowing the possibility to stack two EVMs together in order to achieve daisy chain mode of operation. The signal found on J2-T pin 11 is the serial data input to J2-B pin 11 with a sixteen clock cycle delay.



### 4.2 Reference Voltage

The DAC8803/14 can be configured to use the on-board reference/buffer circuits (U1, U5 and U6) or an external reference applied to pin 20 of J1. Jumpers W5 through W8 control the on-board reference source. In the factory default position (shunt on W5 through W8 and W10 pins 1-2), a –10-V reference is supplied by U5. Moving the shunts at W5 through W8 to pins 2-3 applies the on-board +10-V reference to the DAC.

Jumper W10 must be configured so that it's associated shunt is located on pins 2-3 in order to use a common external reference voltage. An external reference source is buffered by U6 and requires W5 through W8 to have their shunts covering pins 2-3. When using an external reference, be sure to use a clean source that is within the data sheet specifications.

# 5 EVM Operation

# 5.1 Analog Output

The analog output is applied directly to J1 (top and bottom side). It can be further applied to optional amplifier and signal conditioning modules when used in conjuction with compatible interface boards, such as the HPA-MCU Interface (SLAU106). The analog output range is dependent on the configuration of the EVM and the reference applied to the DAC installed on the board. Consult section 4.2 of this users guide and the DAC8803/14 data sheet to determine the maximum analog output range.

## 5.2 Digital Control

The digital control signals can be applied directly to J2 (top or bottom side). The DAC8803/14 EVM can also be connected directly to a DSP or microcontroller interface board such as the 5-6K Interface Board or the HPA-MCU Interface Board. Refer to the product folder for the DAC8803/14 for a current list of compatible interface and/or accessory boards.

# 5.3 Load DAC (LDAC)

The LDAC signal is found on J2.17. When used with one of the interface boards mentioned above, this signal is typically controlled through a timer function or GPIO. LDAC may be held low if desired by placing a shunt jumper across J2 pins 17 and 18.

## 5.4 Daisy Chain Mode

Up to two DAC8803/14 EVMs can be used together in order to facilitate the daisy chain mode of operation. The top and bottom side connectors of J2 have signal configurations that allow a second EVM to be mounted in a stacked arrangement. The data out of J2.11 on the top side is delayed by 16 clock cycles. When using daisy chain mode of operation, it is important to remember that data only shifts through the device while  $\overline{CS}$  is held low. Jumpers W1 through W4 allow the outputs of the individual DACs in the stack to have their own output voltage pin. Refer to the schematic and section 4 for details.

### 5.5 Default Jumper Locations

The following table provides a list of the jumpers and switches located on the EVM and their factory default conditions.

| Jumper  | Shunt Position | Jumper Description                                                                                                                        |
|---------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| W1 - W4 | 1-2            | Control which pin on J1 receives the DAC output voltage. Allows up to eight outputs (total) when using daisy chain features and two EVMs. |
| W5 - W8 | 1-2            | Control the application of +10V or -10V to the reference pin of DACa through DACd10V is the default.                                      |
| W9      | 1-2            | Selects +5VD as the voltage source for DAC power. Voltage source should be applied to J3, pin 10.                                         |
| W10     | 1-2            | Selects the on-board reference voltage via U1 and U6. External reference is buffered by U6 when W10 is shunted pins 2-3.                  |



# 6 EVM BOM, Layout and Schematic

## 6.1 Bill of Materials

The following table contains a complete bill of materials for the modular DAC8803/14 EVM. Layout information and a schematic diagram are also provided for reference.

Table 2. Bill of Materials

| Designators                                                                       | Description                           | Manufacturer  | Mfg. Part Number             |
|-----------------------------------------------------------------------------------|---------------------------------------|---------------|------------------------------|
| C1 C7 C9 C13                                                                      | 4.7 μF, 0805, Ceramic, Y5V, 16V       | TDK           | C2012Y5V1C475Z               |
| C6                                                                                | 1 μF, EIA 3216, Tantalum, 20V         | AVX           | TAJA105K020R                 |
| C8 C10 C11 C12<br>C14 C16 C18<br>C19 C20                                          | 0.1 μF, 0603, Ceramic, X7R, 25V, 10%  | TDK           | C1608X7R1E104K               |
| C17                                                                               | 0.01 μF, 0603, Ceramic, X7R, 50V, 10% | TDK           | C1608X7R1H103K               |
| J1 J2T (Top Side)                                                                 | 10 Pin, dual row, SMT header (20 pos) | Samtec        | TSM-110-01-T-DV              |
| J1 J2B (Bottom<br>Side)                                                           | 10 Pin, dual row, SMT socket (20 pos) | Samtec        | SSW-110-22-F-D-VS            |
| J3 (Top Side)                                                                     | 5 Pin, dual row, SMT header (10 pos)  | Samtec        | TSM-105-01-T-DV              |
| J3B (Bottom<br>Side)                                                              | 5 Pin, dual row, SMT socket (10 pos)  | Samtec        | SSW-105-22-F-D-VS            |
| R5 R6 R7 R9<br>R10 R11 R12<br>R13 R14 R8 R15<br>R16 R17 R18<br>R19 R20 R22<br>R23 | 10 kΩ 0603                            | Yageo America | 9C06031A1002JLHFT            |
| R1 R2 R3 R4<br>R24                                                                | 0 Ω, 0603                             | Yageo America | 9C06031A0R00JLHFT            |
| R21                                                                               | 1 kΩ, 0603                            | Yageo America | 9C06031A1001JLHFT            |
| SW1 SW2 SW3<br>SW4                                                                | DPDT Switch                           | E Switch      | EG2209                       |
| TP1                                                                               | Turret type test point                | Mill-Max      | 2348-2-01-00-00-07-0         |
| U1                                                                                | REF102                                | TI            | REF102AU                     |
| U2                                                                                | OPA4227                               | TI            | OPA4227UA                    |
| U3                                                                                | OPA4277                               | TI            | OPA4277UA                    |
| U4                                                                                | DAC8803 or DAC8814                    | TI            | DAC8803IDB or<br>DAC8814ICDB |
| U5                                                                                | INA105                                | TI            | INA105KU                     |
| U6                                                                                | OPA227                                | TI            | OPA227UA                     |
| W1 W2 W3 W4<br>W5 W6 W7 W8<br>W9 W10                                              | 3 Pin, 2 mm header                    | Samtec        | TMM-103-03-T-S               |

## 6.2 Layout

Gerber files are available on request. Contact the Product Information Center at (972) 644-5580.

### 6.3 Schematic

The schematic diagram is provided on the following pages.







### 7 Related Documentation from Texas Instruments

To obtain a copy of any of the following TI documents, call the Texas Instruments Literature Response Center at (800) 477-8924 or the Product Information Center (PIC) at (972) 644-5580. When ordering, identify this booklet by its title and literature number. Updated documents can also be obtained through our website at www.ti.com.

EVM Compatible Device Data Sheets: Literature Number:

DAC8803 <u>SBAS340</u>
DAC8814 <u>SBAS338</u>

App Notes/Additional Literature from Texas Instruments: Literature Number:

Op Amps for Everyone SLOD006
5-6K Interface Board SLAU104
Single and Bipolar Supply Signal Conditioning Boards SLAU105
HPA-MCU Interface Board SLAU106

Third Party Tools:

HPA449 Development Board (MSP430 Tools)

Speedy 33 (DSP Tools)

Vendor Website:

www.softbaugh.com

www.hyperception.com

TI Analog Adapter Board (For Xilinx FPGAs) <u>www.avnet.com</u>

#### **EVALUATION BOARD/KIT IMPORTANT NOTICE**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. Persons handling the product(s) must have electronics training and observe good engineering practice standards. As such, the goods being provided are not intended to be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety and environmental measures typically found in end products that incorporate such semiconductor components or circuit boards. This evaluation board/kit does not fall within the scope of the European Union directives regarding electromagnetic compatibility, restricted substances (RoHS), recycling (WEEE), FCC, CE or UL, and therefore may not meet the technical requirements of these directives or other related directives.

Should this evaluation board/kit not meet the specifications indicated in the User's Guide, the board/kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the User's Guide and, specifically, the Warnings and Restrictions notice in the User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For additional information on TI's environmental and/or safety programs, please contact the TI application engineer or visit www.ti.com/esh.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

#### **FCC Warning**

This evaluation board/kit is intended for use for **ENGINEERING DEVELOPMENT**, **DEMONSTRATION**, **OR EVALUATION PURPOSES ONLY** and is not considered by TI to be a finished end-product fit for general consumer use. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### **EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage range of +15~V to -15~V and the output voltage range of +10~V to -10~V.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 30°C. The EVM is designed to operate properly with certain components above 60°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2006, Texas Instruments Incorporated

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products              |                        | Applications       |                           |
|-----------------------|------------------------|--------------------|---------------------------|
| Amplifiers            | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters       | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                   | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface             | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic                 | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt            | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers      | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                  | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| Low Power<br>Wireless | www.ti.com/lpw         | Video & Imaging    | www.ti.com/video          |
|                       |                        | Wireless           | www.ti.com/wireless       |
|                       |                        |                    |                           |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated